## COEN316 - Lab 4

Name: Christopher Dubuc-Pesetti

Student ID: 40037815

Date submitted: November 12, 2018

"I hereby certify that this submission is my original work and meets the Faculty's Expectations of Originality."

Name: <u>Christopher Dubuc-Pesetti</u> ID: <u>40037815</u>

### Objectives:

The objective of this lab was to design and simulate the CPU datapath of the processor being designed over the semester. The components being added to this portion of the processor are the PC register, the Instruction cache, the Data cache and the sign extension of the immediate offset.

#### Results & Discussion:

The block diagram of the datapath connections is attached to the front of the appendix as well as the vhdl code to the datapath design.



Figure 1. PC register testing

Figure 1 above shows the PC register being incremented (top two pictures) and reset (bottom picture) for the test cases. Values are in binary.

| → /datapath/reset          |          |             |             |             |          |          |
|----------------------------|----------|-------------|-------------|-------------|----------|----------|
| /datapath/clk              |          |             |             |             |          |          |
| 🛨 🔷 /datapath/pc_in        | 00000001 |             | (00000002   |             | 10000002 |          |
| 🛨 🔷 /datapath/pc_out32     | 00000000 | (00000001   |             | 00000002    |          | 10000002 |
| → /datapath/pc_out5        | 00       | <b>,</b> 01 |             | 02          |          |          |
| 🛨 🔷 /datapath/icache_out   | 20010001 | 20020002    |             | 00411020    |          |          |
| // datapath/target_address | 0010001  | 0020002     |             | 0411020     |          |          |
| 🕳 🔷 /datapath/immediate    | 0001     | (0002       |             | 1020        |          |          |
| 🛨 🔷 /datapath/read_a       | 00       |             |             | 02          |          |          |
| 🛨 🧇 /datapath/read_b       | 01       | (02         |             | <b>,</b> 01 |          |          |
| .→ /datapath/rd            | 00       |             |             | 02          |          |          |
| /datapath/reg_dst          |          |             |             |             |          |          |
| 🕒 🧇 /datapath/reg_dst_out  | 01       | 02          | <b>,</b> 00 | 02          |          |          |

Figure 2. I-Cache testing

Figure 2 above shows the I-cache testing. All values from this point forward are shown in hexadecimal format.

Pc\_out32 is the 32 bit signal of the pc counter.

Pc\_out5 is the lower 5 bits of the same signal which is used as the icache address.

Icache\_out is the 32 bit output of the instruction cache at the pc\_out5 address.

Target\_address is the lower 26 bits of the instruction output which will be sent to the Next Address Unit.

Immediate is the lower 16 bits of the instruction output to be used as offset.

Read\_a is rs (25 downto 21 bits) of instruction output, to be sent to the register file.

Read\_b is rt (20 downto 16 bits) of instruction output, to be sent to the register file.

Rd is bits (15 downto 11) of instruction output, sent to the "reg\_dst" mux. This mux determines the input to the register file address input.

Reg dst is the control signal for the "reg dst" mux.

Reg\_dst\_out is the output of the "reg\_dst" mux.

The hardcoded instruction data used was the same as the values given in the lab manual as an example.

Rs, rd, rt all receive the proper values from the icache output. The immediate and target\_address signals are changed properly as well.

The multiplexer directs the proper inputs to the output when the control signal is changed.

| /datapath/reset             |             |          |   |         |
|-----------------------------|-------------|----------|---|---------|
| → /datapath/clk             |             |          |   |         |
|                             |             |          |   |         |
| 🛨 🔷 /datapath/pc_out32      | 00000010    |          |   |         |
| 🕳 🔷 /datapath/pc_out5       | 10          |          |   |         |
| 🛨 🔷 /datapath/icache_out    | 0000FFFF    |          |   |         |
| 🛨 🔷 /datapath/target_addres | 000FFFF     |          |   |         |
| 🕳 🧇 /datapath/immediate     | FFFF        |          |   |         |
| 🛨 🧇 /datapath/read_a        | <b>,</b> 00 |          |   |         |
| →                           | <b>,</b> 00 |          |   |         |
| →                           | 1F          |          |   |         |
| /datapath/reg_dst           |             |          |   |         |
| 🖪 🧇 /datapath/reg_dst_out   | 1F          |          |   |         |
| →                           |             | 1        | 2 | 3       |
| →                           | FFFF0000    | 0000FFFF |   | FFFFFFF |
| /datapath/alu_src           |             |          |   |         |
| →                           |             |          |   |         |
| →                           | FFFF0000    | 0000FFFF |   | FFFFFFF |

Figure 3. Sign extend testing

Figure 3 shows the sign extend functionality. The func signal determines what type of sign extension occurs. The sign extension is performed asynchronously. Load upper immediate, logical and regular sign extensions are performed properly.



Figure 4. Data cache writing test

Figure 4 above shows the data cache writing test being performed. Sequential writes similar to the register file were performed. Regfile\_out\_b is the signal sent to the d\_in of the data cache. The address is the lower 5 bits of the ALU\_result. Reg\_in\_src is the control signal of the "reg in src out" mux whose output is sent to din of the register file.

| /datapath/regfile_out_b                 |                         |           |                         |           |           |           |           |
|-----------------------------------------|-------------------------|-----------|-------------------------|-----------|-----------|-----------|-----------|
| /datapath/alu_result                    | 00000000                | 00000001  | 00000002                | 00000003  | 00000004  | 0000000F  | FFFFFFF   |
| /datapath/data_write                    |                         |           |                         |           |           |           |           |
| · –                                     | 00000000                | 100000001 | 100000002               | 00000003  | 00000004  | OOOOOOF   | 100000000 |
|                                         | ,00000000               |           |                         | 33333333  |           |           |           |
|                                         | 00000000                | 100000001 | 700000000               | 700000000 | 700000004 | V0000000F | JEFFFFFFF |
| /datapath/d_out<br>/datapath/reg_in_src | ,000000000<br>100000000 | 00000001  | 000000002<br>1000000002 | 00000003  | 00000004  | 0000000F  |           |

Figure 5. Data cache read test

Sequential reads performed asynchronously showing the previously written values with the reg\_in\_src mux being tested at the end. (Note: Since the data cache values are all initialized to hold zeroes, and since the 32<sup>nd</sup> data location was not written to, it has its default value of 0x00000000 as seen at the d\_out when ALU\_result is changed to 0xFFFFFFFF).

An issue was encountered in this testing phase. Initially, intermediary signals were used to hold the lower 5 bits of ALU\_result and the rt output of the register file but this gave erroneous write values to improper data cache addresses. They were delayed by 1 clock cycle. Removing the signals and taking the values directly from the outputs of the ALU and rt solved the problem. Intermediary signals were not used in the register file, so the problem did not occur in that lab.

#### Conclusion:

There was some trouble involved with troubleshooting the data cache that proved time consuming. Using signals to connect component outputs to the d\_in and dcache\_address caused a delay in the data write giving erroneous values.

# Appendix